- Código RS:
- 181-8267
- Referência do fabricante:
- S27KS0641DPBHI020
- Fabricante:
- Infineon
Temporariamente fora de stock. O produto será entregue assim que estiver disponível.
Adicionado
Preço unitário (Em tabuleiro de 338)
2,224 €
Unidades | Por unidade | Por Tabuleiro* |
338 + | 2,224 € | 751,712 € |
*preço indicativo |
- Código RS:
- 181-8267
- Referência do fabricante:
- S27KS0641DPBHI020
- Fabricante:
- Infineon
Documentação Técnica
Legislação e Conformidade
Detalhes do produto
3.0 V I/O, 11 bus signals
Single ended clock (CK)
1.8 V I/O, 12 bus signals
Differential clock (CK, CK#)
Chip Select (CS#)
8-bit data bus (DQ[7:0])
Read-Write Data Strobe (RWDS)
Bidirectional Data Strobe / Mask
Output at the start of all transactions to indicate refresh latency
Output during read transactions as Read Data Strobe
Input during write transactions as Write Data Mask
RWDS DCARS Timing
During read transactions RWDS is offset by a second clock, phase shifted from CK
The Phase Shifted Clock is used to move the RWDS transition edge within the read data eye
Up to 333 MBps
Double-Data Rate (DDR) - two data transfers per clock
166 MHz clock rate (333 MBps) at 1.8 V VCC
100 MHz clock rate (200 MBps) at 3.0 V VCC
Sequential burst transactions
Configurable Burst Characteristics
Wrapped burst lengths:
16 bytes (8 clocks)
32 bytes (16 clocks)
64 bytes (32 clocks)
128 bytes (64 clocks)
Linear burst
Hybrid option - one wrapped burst followed by linear burst
Wrapped or linear burst type selected in each transaction
Configurable output drive strength
Low Power Modes
Deep Power Down
Package
24-ball FBGA
Single ended clock (CK)
1.8 V I/O, 12 bus signals
Differential clock (CK, CK#)
Chip Select (CS#)
8-bit data bus (DQ[7:0])
Read-Write Data Strobe (RWDS)
Bidirectional Data Strobe / Mask
Output at the start of all transactions to indicate refresh latency
Output during read transactions as Read Data Strobe
Input during write transactions as Write Data Mask
RWDS DCARS Timing
During read transactions RWDS is offset by a second clock, phase shifted from CK
The Phase Shifted Clock is used to move the RWDS transition edge within the read data eye
Up to 333 MBps
Double-Data Rate (DDR) - two data transfers per clock
166 MHz clock rate (333 MBps) at 1.8 V VCC
100 MHz clock rate (200 MBps) at 3.0 V VCC
Sequential burst transactions
Configurable Burst Characteristics
Wrapped burst lengths:
16 bytes (8 clocks)
32 bytes (16 clocks)
64 bytes (32 clocks)
128 bytes (64 clocks)
Linear burst
Hybrid option - one wrapped burst followed by linear burst
Wrapped or linear burst type selected in each transaction
Configurable output drive strength
Low Power Modes
Deep Power Down
Package
24-ball FBGA
Especificações
Atributo | Valor |
---|---|
Tamaño de la Memoria | 64Mbit |
Organización | 8M x 8 bit |
Transmisión de Datos | 333Mbit/s |
Ancho del Bus de Datos | 8bit |
Número de Bits de Palabra | 8bit |
Tiempo de Acceso Aleatorio Máximo | 36ns |
Número de Palabras | 8M |
Tipo de Montaje | Montaje superficial |
Tipo de Encapsulado | FBGA |
Conteo de Pines | 24 |
Dimensiones | 8 x 6 x 0.8mm |
Altura | 0.8mm |
Longitud | 8mm |
Temperatura de Funcionamiento Mínima | -40 °C |
Tensión de Alimentación de Funcionamiento Mínima | 1.7 V |
Tensión de Alimentación Máxima de Funcionamiento | 1.95 V |
Temperatura Máxima de Funcionamiento | +85 °C |
Ancho | 6mm |
- Código RS:
- 181-8267
- Referência do fabricante:
- S27KS0641DPBHI020
- Fabricante:
- Infineon